### Sample and Hold (S/H)

# Sample and Hold (S/H)

- "Sample and Hold" is often referred to as "Track and hold"(T/H)
  - Identical in both function & circuit implementation in most cases
  - Only distinction: How they are used in the system
    - S/H: Samples the input for a short time and stays in the hold mode for the remainder of the cycle
    - T/H: Spends most of the time tracking the input and is switched into the hold mode for only brief interval
  - In general: These two terms are used interchangeably

Necessary components in many data-acquisition systems such as A/D converters

## Performance Parameters of S/Hs

- Sampling pedestal or a hold step
  - Error that occurs each time a sample and hold goes from sample mode to hold mode
  - During this change in operation, there is always a small error in the voltage being held that makes it different from the input voltage at the time of sampling.
  - Obviously, this error should be as small as possible. Perhaps more importantly, this error should be signal independent; otherwise it can introduce nonlinear distortion.
- How isolated the sampled signal is from the input signal during hold mode
  - Ideally, the output voltage will no longer be affected by changes in the input voltage
  - In reality, there is always some signal feedthrough, usually through parasitic capacitive coupling from the input to the output. In welldesigned sample and holds, this signal feedthrough can be greatly minimized.

# Performance Parameters of S/Hs (Cont.)

- The speed at which a sample and hold can track an input signal, when in sample mode.
  - In this mode, a sample and hold will have both small-signal and large-signal limitations due to its -3dB bandwidth and finite slew rate, respectively.
  - Both the -3dB bandwidth and slew rate should be maximized for high-speed operation.
- Droop rate in hold mode
  - Somewhat less important in high-speed designs
  - This error is a slow change in output voltage, when in hold mode, caused by effects such as leakage currents due to capacitor leakage and reverse-biased junctions.
  - In most CMOS designs using advanced processes, this droop rate is so small and can often be ignored with high S/H frequency.

## Performance Parameters of S/Hs (Cont.)

- Aperture jitter or aperture uncertainty
  - Result of the effective sampling time changing from one sampling instance to the next
  - More pronounced for high-speed signals. Specifically, when highspeed signals are being sampled, the input signal changes rapidly, resulting in small amounts of aperture uncertainty causing the held voltage to be significantly different from the ideal held voltage.
- Other parameters such as
  - Dynamic range
  - ♦ Linearity
  - ♦ Gain error
  - ♦ Offset error
  - ◆ Etc.

# Testing S/Hs

• Beat test, a popular method for testing S/Hs



Where the S/H is operating at it's maximum sampling frequency

- Only a relatively low-frequency output signal must be monitored.
- The ideal sinusoidal wave at the beat frequency is subtracted from the measured signal. The error signal is then analyzed for RMS content and spectral components using FFT (Fast Fourier Transform).

# Testing S/Hs (Cont.)

• Example waveforms for the above test setup



# MOS S/H Basics

- Two error sources due to switch

   a. Channel charge-injection
   b. Clock feedthrough
   where a is usually larger than b.
- Time jitter
  - Caused by clock waveforms having finite slopes





- When Vin is above 0V, the true sampling time is earlier than the ideal sampling time.
- When Vin is less than 0V, the true sampling time is late.

Prof. Tai-Haur Kuo, EE, NCKU, Tainan City, Taiwan

#### Methods for Minimizing Signal-Dependent Switch Error

- Replace n-channel switches by CMOS transmission gates.
  - Transistor turn-off times are signal dependent and this signal dependence causes the n-channel transistor to turn off at different times than the p-channel transistor.
  - PMOS and NMOS have different amount of channel charges, e.g., when V<sub>in</sub> is closer to V<sub>DD</sub>, the charge from the p-channel transistor is greater than that from the n-channel transistor
- Add a dummy switch (better with fast clock)
  - When clock waveforms are fast, this technique usually can minimize the hold pedestal to less than about one-fifth the value it would have without it.
  - The clock of Q<sub>2</sub> changes slightly after that of Q<sub>1</sub>. This guarantees that the cancelling charge of Q<sub>2</sub> can't escape through Q<sub>1</sub>.





### Methods for Minimizing Signal-Dependent Switch Error(Cont.)

- Include an OPAMP in a feedback loop of a S/H
  - High input impedance



 $\mathbf{C}_{hld}$ 

- The speed of operation can be seriously degraded due to the necessity of guaranteeing that the loop is stable when it is closed.
- When in hold mode, the OPAMP is open loop, resulting in its output almost certainly saturating at one of the power supply voltages.
- When the S/H goes back into track mode, it will take some time for the OPAMP output to slew back to its correct closed-loop value. This slewing time can be greatly minimized by adding two additional transistors, Q<sub>2</sub> and Q<sub>3</sub>.

#### Methods for Minimizing Signal-Dependent Switch Error(Cont.)

- A feedback S/H with a Miller capacitor as a holding capacitor.
  - The voltages on both sides of switch Q<sub>1</sub> are very nearly signal independent.
    - Charge injection results in just a dc offset and will be signal independent.
  - The use of Q<sub>2</sub> greatly speeds up the time it takes the S/H to return to track mode. The use of Q<sub>2</sub> also greatly minimizes signal feedthrough when the S/H is in hold mode.
  - There are two OPAMPs in the loop.  $\Rightarrow$  Speed is degraded.



#### Methods for Minimizing Signal-Dependent Switch Error(Cont.)

- A feedback S/H with clock-feedthrough cancellation circuitry
  - To match charge injection by introducing  $C_{hld}$ ' (= $C_{hld}$ )
  - The major limitation is a second-order effect caused by a mismatch in impedance levels at the left of Q<sub>1</sub> and the bottom of Q<sub>2</sub>.



# **CMOS Multiplier Circuit**

• CMOS differential pair can be employed in a multiplier circuit [1][2] Assume: Ma, Mb are identical in saturation region, the drain current is given by  $I_D = k(V_{GS} - V_{TH})^2$ we have  $\begin{cases} I_{Ma} + I_{Mb} = I_{SS} \\ I_{Ma} = k(V_X + 0.5v_i)^2 \\ \end{cases}$   $V_{CM} - 0.5v_i$ 

$$\begin{bmatrix} I_{Mb} = k(V_X - 0.5v_i)^2 \\ \text{where } V_X = V_{CM} - V_S - V_{TH} \end{bmatrix}$$

# CMOS Multiplier Circuit (Cont.)

- This MOS version of Gilbert's six-transistor cell is the basic multiplier.
- $v_x$  and  $v_y$  can be made positive or negative: Four-quadrant multiplier



## CMOS Multiplier Circuit (Cont.)

• Define: input signal  $v_x$  and  $v_y$ , the output current  $I_{out} = I_7 - I_8$  $\Rightarrow I_{out} = I_7 - I_8 = (I_{M3} + I_{M5}) - (I_{M4} + I_{M6}) = (I_{M3} - I_{M4}) - (I_{M6} - I_{M5})$ 

◆ Refer to 8-12, equation (1)

$$\Rightarrow I_{M1} = \frac{I_{SS}}{2} + \frac{kv_y}{2}\sqrt{\frac{2I_{SS}}{k} - v_y^2}}, \quad I_{M2} = \frac{I_{SS}}{2} - \frac{kv_y}{2}\sqrt{\frac{2I_{SS}}{k} - v_y^2}}$$

• Refer to 8-12, equation (2) and assuming  $v_x$  is sufficient small

$$\Rightarrow I_{M3} - I_{M4} = kv_x \sqrt{\frac{I_{SS}}{k} + v_y \sqrt{\frac{2I_{SS}}{k} - v_y^2} - v_x^2}}_{= kv_x \sqrt{(\sqrt{\frac{I_{SS}}{k} - \frac{v_y^2}{2} + \frac{v_y}{\sqrt{2}}})^2}} \Rightarrow I_{M6} - I_{M5} = kv_x \sqrt{\frac{I_{SS}}{k} - v_y \sqrt{\frac{2I_{SS}}{k} - v_y^2} - v_x^2}}_{= kv_x \sqrt{(\sqrt{\frac{I_{SS}}{k} - \frac{v_y^2}{2} - \frac{v_y}{\sqrt{2}}})^2}}_{= kv_x \sqrt{(\sqrt{\frac{I_{SS}}{k} - \frac{v_y^2}{2} - \frac{v_y}{\sqrt{2}}})^2}}$$

$$\Rightarrow I_{out} = (I_{M3} - I_{M4}) - (I_{M6} - I_{M5}) = \sqrt{2kv_x v_y}$$

References:

- [1]J. N. Babanezhad and G. C. Temes, "A 20-V four-quadrant CMOS analog multiplier", *IEEE J. Solid-State Circuits*, vol. SC-20, pp.1158-1168, Dec. 1985.
- [2]Gunhee Han and Edgar Sanchez-Sinencio, "CMOS Transconductance Multipliers: A Tutorial", *IEEE Trans. Circuit Syst. II*, vol. 45, pp.1550-1563, Dec. 1998.

## Voltage and Current References

- Circuits that yield a precise DC voltage or current independent of external influences are called voltage references(V<sub>ref</sub>) or current references (I<sub>ref</sub>)
- Two major specs on  $V_{ref}$  and  $I_{ref}$ 
  - ♦ Temperature Coefficient
  - Power Supply Sensitivity

## Power Supply Sensitivity of V<sub>ref</sub>/I<sub>ref</sub>

 The sensitivity of V<sub>ref</sub> to change in a power supply V<sub>xx</sub> (V<sub>DD</sub> or GND) is given as:

$$S_{Vxx}^{V_{REF}} = \lim_{\Delta Vxx \to 0} \frac{\Delta V_{REF} / V_{REF}}{\Delta Vxx} / Vxx}$$
$$= \frac{Vxx}{V_{REF}} \left(\frac{\partial V_{REF}}{\partial Vxx}\right)$$

• Once  $S_{V_{XX}}^{V_{REF}}$  is known, we obtain

$$\frac{\Delta V_{\text{REF}}}{V_{\text{REF}}} \approx S_{V_{\text{XX}}}^{V_{\text{REF}}} \left(\frac{\Delta V_{\text{XX}}}{V_{\text{XX}}}\right)$$

• Besides,  $S_{Vxx}^{I_{REF}}$  and  $\frac{\Delta I_{REF}}{\Delta Vxx}$  can be similarly obtained



### Supply Independent Current Source

- Neglecting base current  $I_{REF} = V_{BE1} / R_2 = (V_t / R_2) ln (I_{IN} / I_{S1})$   $I_{IN} \approx (V_{CC} - 2V_{BE}) / R_1$   $S_{Vcc}^{I_{REF}} = \frac{V_{CC}}{I_{REF}} \frac{\partial I_{REF}}{\partial V_{CC}}$   $\approx \frac{V_{CC}}{I_{REF}} \frac{V_t}{R_2} \frac{R_1 I_{S1}}{V_{CC} - 2V_{BE}} \frac{1}{R_1 I_{S1}}$
- Assuming V<sub>CC</sub>>>2V<sub>BE</sub>

$$\Rightarrow S_{Vcc}^{IREF} \approx \frac{V_t}{IREFR_2}$$



# Reducing TC(V<sub>REF</sub>) by using the combination of Breakdown diode and pn diode

 Breakdown diodes and pn junction diodes(or transistor connected diodes) have opposite temperature coefficients.



# Bandgap Voltage Reference



• Rough calculation

 $V_{BE}$  has a temperature coefficient of –2 mV/°C at room temperature  $V_T$  has a temperature coefficient of 0.085 mV/°C  $V_{REF}=V_{BE}+GV_T$ 

• Assuming  $V_{BE}$ =0.65V, then G=23.5 &  $V_{REF}$ =1.26V =>TC=0

# Bandgap Voltage Reference (Cont.)

- The most popular approach to realize voltage reference for CMOS and bipolar ICs
- Cancelling the negative temperature dependence of a pn junction with a positive temperature dependence from a PTAT(proportional-toabsolute-temperature) circuit
- Accurate calculation

A forward-biased base-emitter junction of a bipolar transistor has an I-V relationship given by  $I_C = I_s e^{qV_{BE}/kT}$ 

where  $I_s$  is the transistor scale (reverse saturation) current and, although not shown, has a strong dependence on temperature.

Writing the base-emitter voltage as a function of collector current and temperature, it can be shown that [Brugler, 1967; Tsividis, 1980]

$$\mathbf{V}_{\mathrm{BE}}(\mathbf{T}) = \mathbf{V}_{\mathrm{G0}}\left(1 - \frac{\mathbf{T}}{\mathbf{T}_{0}}\right) + \mathbf{V}_{\mathrm{BE0}}\frac{\mathbf{T}}{\mathbf{T}_{0}} + \frac{\mathbf{m}\mathbf{k}\mathbf{T}}{\mathbf{q}}\ln\left(\frac{\mathbf{T}_{0}}{\mathbf{T}}\right) + \frac{\mathbf{k}\mathbf{T}}{\mathbf{q}}\ln\left(\frac{\mathbf{J}_{\mathrm{C}}}{\mathbf{J}_{\mathrm{C0}}}\right)$$

# Bandgap Voltage Reference(Cont.)

Here,  $V_{G0}$  is the bandgap voltage of silicon extrapolated to 0°k (approximately 1.206V), k is Boltzmann's constant, and m is a temperature constant approximately equal to 2.3. Also,  $J_C$  and T are the collector current density and temperature, respectively, while the subscript 0 designates an appropriate quantity at a reference temperature,  $T_0$ .

Specifically,  $J_{C0}$  is the collector current density at the reference temperature,  $T_0$ , whereas  $J_C$  is the collector current density at the true temperature, T. Also,  $V_{BE0}$  is the junction voltage at the reference temperature,  $T_0$ , whereas  $V_{BE}$  is the base-emitter junction voltage at the true temperature, T.

$$V_{ref}(T) = V_{BE}(T) + GV_{T}$$

$$= V_{G0} + (m-1)\frac{kT}{q}\left(1 + \ln\frac{T_{0}}{T}\right)$$

if G is properly taken



### **Bipolar Bandgap Voltage Reference**



- ♦ Initial loop gain > 1
- Equilibrium is achieved when loop gain is reduced to 1 by V<sub>R1</sub> across R

#### CMOS Bandgap Voltage Reference in Weak Inversion



#### CMOS Bandgap Voltage Reference in Weak Inversion (Cont.)

- A CMOS bandgap voltage reference operating in weak inversion  $I_{DS} = \frac{W}{I} I_{D0} \exp(V_{eff}/nV_t)(1 - \exp(-V_{DS}/nV_t))$ If  $V_{DS} \gg V_t \implies I_{DS} \approx \left(\frac{W}{L}\right) I_{D0} \exp\left(-\frac{V_{BS}}{nV_t} + \frac{V_{BS}}{V_t} + \frac{V_{GS} - V_{Th}}{nV_t}\right) = \left(\frac{W}{L}\right) I_{D0} \exp\left(\frac{V_{GB} - V_{Th}}{nV_t} + \frac{V_{BS}}{V_t}\right)$ - Vdd  $\frac{I_2}{I_1} = \frac{(W/L)_{M1}}{(W/L)_{M2}} \Longrightarrow I_2 \approx \left(\frac{W}{L}\right)_{M2} I_{D0} \exp\left(\frac{V_{GB2} - V_{Th}}{nV_{+}} + \frac{V_{BS2}}{V_{+}}\right)$ M<sub>3</sub>  $M_6$  $I_1 \approx \left(\frac{W}{L}\right)_{M4} I_{D0} \exp\left(\frac{V_{GB4} - V_{Th}}{nV_{*}} + \frac{V_{BS4}}{V_{*}}\right)$  $\mathbf{I}_{2}$ If channel length  $\mathbf{M}_2$ modulation  $\Rightarrow$  V<sub>BS2</sub>  $\neq$  V<sub>BS4</sub>, V<sub>BS2</sub> = 0, V<sub>BS4</sub> = -V<sub>R1</sub> VREF effect is ignored **≶**R₁  $V_{R1}$ Let  $\left(\frac{W}{L}\right) = S$   $\Rightarrow \frac{I_2}{I_1} = \frac{S_1}{S_3} = \frac{S_2 I_{D0} \exp\left(\frac{V_{GB2} - V_{Th}}{nV_t} + \frac{V_{BS2}}{V_t}\right)}{S_4 I_{D0} \exp\left(\frac{V_{GB4} - V_{Th}}{nV_t} + \frac{V_{BS4}}{V_t}\right)} \Rightarrow V_{R1} = -V_{BS4} = V_t ln\left(\frac{S_1 S_4}{S_2 S_3}\right) \Rightarrow V_{REF} = V_{BE} + \left(\frac{R_2}{R_1}\right)\left(\frac{S_6}{S_3}\right) V_t ln\left(\frac{S_1 S_4}{S_2 S_3}\right)$ 
  - $M_2$  and  $M_4$  must be in weak inversion
  - Leakage currents must be minimized
  - Large output resistance of the devices for good current mirrors. Using long channel or various mirrors presented before.

Prof. Tai-Haur Kuo, EE, NCKU, Tainan City, Taiwan